FPGA-Based compact and flexible architecture for real-time embedded vision systems

dc.contributor.authorSamarawickrama, M
dc.contributor.authorPasqual, AA
dc.contributor.authorRodrigo, BKRP
dc.date.accessioned2016-11-09T13:18:42Z
dc.date.available2016-11-09T13:18:42Z
dc.description.abstractA single-chip FPGA implementation of a vision core is an efficient way to design fast and compact embedded vision systems from the PCB design level. The scope of the research is to design a novel FPGA-based parallel architecture for embedded vision entirely with on-chip FPGA resources. We designed it by utilizing block-RAMs and IO interfaces on the FPGA. As a result, the system is compact, fast and flexible. We evaluated this architecture for several mid-level neighborhood algorithms using Xilinx Virtex-2 Pro (XC2VP30) FPGA. Our algorithm uses a vision core with a 100 MHz system clock which supports image processing on a low-resolution image of 128×128 pixels up to 200 images per second. The results are accurate. We have compared our results with existing FPGA implementations. The performance of the algorithms could be substantially improved by applying sufficient parallelism.en_US
dc.identifier.conference4th International Conference on Industrial and Information Systems (ICIIS 2009)en_US
dc.identifier.departmentDepartment of Electronic and Telecommunication Engineeringen_US
dc.identifier.emailmahendra@ent.mrt.ac.lken_US
dc.identifier.emailpasqual@ent.mrt.ac.lken_US
dc.identifier.emailranga@ent.mrt.ac.lken_US
dc.identifier.facultyEngineeringen_US
dc.identifier.pgnospp. 337 - 342en_US
dc.identifier.placeKandyen_US
dc.identifier.urihttp://dl.lib.mrt.ac.lk/handle/123/12128
dc.identifier.year2009en_US
dc.language.isoenen_US
dc.source.urihttp://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=5429839en_US
dc.titleFPGA-Based compact and flexible architecture for real-time embedded vision systemsen_US
dc.typeConference-Abstracten_US

Files