FPGA based custom accelerator architecture framework for complex event processing

dc.contributor.authorEkanayaka, KUB
dc.contributor.authorPasqual, AA
dc.date.accessioned2018-12-18T21:42:41Z
dc.date.available2018-12-18T21:42:41Z
dc.description.abstractComplex Event Processing (CEP) is an emerging field in high performance computing paradigm where real time (low latency) computing capability is expected over big data processing (high throughput). Significant number of software architectures have been developed to improve the throughput while reduce the latency but maintaining of the both aspects reaches the limits of the software platforms. This paper proposes a novel custom hardware accelerator architecture framework for CEP in big data domain. The proposed design improves the throughput performance more than 10 times over the software counterpart while keeping the latency value at less than 100 nano seconds. Same Structured Query Language(SQL) type queries used in reference software architecture were used to improve the flexibility. A query compiler based on the same query language grammar was designed to convert the queries in to Hardware Description Language(HDL) modules. All modules were parameterized to improve the scalability of the design. Those generated modules were synthesized through vendor tools and programmed in to Field Programmable Gate Array(FPGA) platform in order to implement the system. Proposed hardware architecture framework was verified using a sensor network data set of a football field and the results were compared with software counterpart to show the performance improvement.en_US
dc.identifier.conferenceTENCON 2014 - IEEE Region 10 Conference - 2014en_US
dc.identifier.departmentDepartment of Electronic and Telecommunication Engineeringen_US
dc.identifier.doi10.1109/TENCON.2014.7022460en_US
dc.identifier.emailkavinga@ieee.orgen_US
dc.identifier.emailpasqual@ent.mrt.ac.lken_US
dc.identifier.facultyEngineeringen_US
dc.identifier.pgnospp. 1 - 6en_US
dc.identifier.placeBangkoken_US
dc.identifier.urihttp://dl.lib.mrt.ac.lk/handle/123/13740
dc.identifier.year2014en_US
dc.language.isoenen_US
dc.subjectComplex Event Processingen_US
dc.subjectHardware Acceleration
dc.subjectFPGA
dc.subjectBig data
dc.titleFPGA based custom accelerator architecture framework for complex event processingen_US
dc.typeConference-Abstracten_US

Files