Computationally efficient implementation of video rectification in an FPGA for stereo vision applications
dc.contributor.author | Maldeniya, B | |
dc.contributor.author | Nawarathna, D | |
dc.contributor.author | Wijayasekara, K | |
dc.contributor.author | Wijegoonasekara, T | |
dc.contributor.author | Rodrigo, BKRP | |
dc.date.accessioned | 2016-08-29T07:45:12Z | |
dc.date.available | 2016-08-29T07:45:12Z | |
dc.date.issued | 2016-08-29 | |
dc.description.abstract | Abstract—In order to obtain depth perception in computer vision, it is needed to process pairs of stereo images. This process is computationally challenging to be carried out in real-time, because it requires the search for matches between objects in both images. Such process is significantly simplified if the images are rectified. Stereo image rectification involves a matrix transformation which when done in software will not produce real-time results although it is very demanding. Therefore, the video streaming and matrix transformation are not usually implemented in the same system. Our product is a stereo camera pair which produces a rectified real time image output with a resolution of 320x240 at a frame rate of 15FPS and delivers them via a 100-Ethernet interface. We use a Spartan 3E FPGA for real-time processing within which we implement an image rectification algorithm. | en_US |
dc.identifier.conference | IEEE 5th International Conference on Information and Automation for Sustainability (ICIAFs) 2010 | en_US |
dc.identifier.department | Department of Electronic and Telecommunication Engineering | en_US |
dc.identifier.email | ranga@ent.mrt.ac.lk | en_US |
dc.identifier.faculty | Engineering | en_US |
dc.identifier.pgnos | pp. 219 - 224 | en_US |
dc.identifier.place | Colombo | en_US |
dc.identifier.uri | http://dl.lib.mrt.ac.lk/handle/123/11963 | |
dc.identifier.year | 2010 | en_US |
dc.language.iso | en | en_US |
dc.relation.uri | http://dx.doi.org/10.1109/ICIAFS.2010.5715663 | en_US |
dc.source.uri | http://ieeexplore.ieee.org/document/5715663/?arnumber=5715663&tag=1 | en_US |
dc.title | Computationally efficient implementation of video rectification in an FPGA for stereo vision applications | en_US |
dc.type | Conference-Abstract | en_US |